# **Exciters and Governors: Exciter AC11C**



**Exciter AC11C** 

 Exciters and Governors: Exciter AC11C
 1

 1 Description
 1

 1.1 Pins
 1

 1.2 Parameters
 2

 1.2.1 Data tab
 2

 1.2.2 Exciter tab
 3

 2 Initial conditions
 4

 3 References
 4

Tshibain Tshibungu, Jean Mahseredjian, 6/7/2018 7:18 AM

# 1 Description

This device is an implementation of the IEEE type AC11C excitation system model. This device is implemented as described in [1]. Implementation details can be viewed by inspecting the subcircuit of this device.

## 1.1 Pins

This device has 13 pins:

| Pin name | Туре          | Description                                                | Units |
|----------|---------------|------------------------------------------------------------|-------|
| VREF     | Input         | Reference voltage of the stator terminal voltage           | pu    |
| Efss     | Input         | Steady-state field voltage at $t = 0$ , for initialization | pu    |
| VC       | Input         | Terminal voltage of synchronous machine,                   | pu    |
|          |               | transducer output                                          |       |
| VS       | Input         | Power System Stabilizer signal                             | pu    |
| IFD      | Input         | Field current signal                                       | pu    |
| VT       | Input, bundle | Terminal voltage (phasor) of synchronous                   | pu    |
|          |               | machine (magnitude and phase)                              | -     |
| IT       | Input, bundle | Current (phasor) of synchronous machine                    | pu    |
|          |               | (magnitude and phase)                                      |       |
| VB       | Input         | Available exciter voltage                                  | pu    |
| VUEL     | Input         | Under Excitation Limiter signal                            | pu    |
| VOEL     | Input         | Over Excitation Limiter signal                             | pu    |
| VSCL     | Input         | Stator Current Limiter signal                              | pu    |
| EFD      | Output        | Field voltage signal                                       | pu    |

| VFE Output Signal pr | rtional to exciter field current pu |
|----------------------|-------------------------------------|
|----------------------|-------------------------------------|

### 1.2 Parameters

The default set of parameters can be found in [1].

#### 1.2.1 Data tab

The parameters on the Data tab are:

- 1. Gain K<sub>PA</sub>: regulator gain
- 2. Time constant T<sub>IA</sub>: voltage regulator denominator (lag) time constant 1
- 3. Gain K<sub>PU</sub>: regulator gain
- 4. Time constant T<sub>IU</sub>: voltage regulator denominator (lag) time constant 1
- 5. Gain K<sub>B</sub>: regulator gain
- 6. Time constant T<sub>B</sub>: voltage regulator denominator (lag) time constant 1
- 7. Gain K<sub>PO</sub>: regulator gain
- 8. Time constant T<sub>IO</sub>: voltage regulator denominator (lag) time constant 1
- 9. Maximum PSS output V<sub>RSmax</sub>: maximum PSS regulator output
- 10. Minimum PSS output V<sub>RSmin</sub>: minimum PSS regulator output
- 11. Maximum output V<sub>Rmax</sub>: maximum regulator output
- 12. Minimum output V<sub>Rmin</sub>: minimum regulator output
- 13. Maximum exciter output V<sub>Amax</sub>: maximum regulator output
- 14. Minimum exciter output V<sub>Amin</sub>: minimum regulator output
- 15. Rectifier loading factor K<sub>C1</sub>: rectifier loading factor proportional to commutating reactance
- 16. Rectifier loading factor Kc2: rectifier loading factor proportional to commutating reactance
- 17. Gain Kp: potential circuit (voltage) gain coefficient
- 18. Phase angle Theta<sub>P</sub>: potential circuit phase angle (degrees)
- 19. Gain K<sub>I1</sub>: potential circuit (current) gain coefficient
- 20. Gain K<sub>12</sub>: additive potential circuit (current) gain coefficient
- 21. Reactance X<sub>L</sub>: reactance associated with potential source
- 22. Voltage V<sub>B1max</sub>: maximum available exciter voltage
- 23. Voltage V<sub>B2max</sub>: maximum available exciter voltage
- 24. Source V<sub>boost</sub>: additive independent source
- 25. Reference V<sub>boost</sub>: reference value for applying (boost) circuit
- 26. Excitation Type option: see explanations below.
- 27. Switch Boost Logic option: see explanations below.
- 28. Under Excitation Limiter option: see explanations below.
- 29. Over Excitation Limiter option: see explanations below.
- 30. Stator Current Limiter option: see explanations below.
- 31. Power System Stabilizer option: see explanations below.

There are two possible selections for the Excitation Type option:

- 1. Excitation system is self-excited: VT and IT inputs must be connected.
- 2. Excitation system comes from a separate source: VB input must be connected

There are two possible selections for the Switch Boost Logic option:

- 1. Boost source disabled.
- 2. Boost source enabled.

There are three possible selections for the Under Excitation Limiter option:

- 1. VUEL not available or added to the reference voltage: this option can be selected when the VUEL input signal is zero (not connected) or when it is connected and added to the reference voltage.
- 2. VUEL connected to the first high value gate (HV gate).
- 3. VUEL connected to the second high value gate (HV gate).

There are three possible selections for the Over Excitation Limiter option:

- VOEL not available or added to the reference voltage: this option can be selected when the VOEL input signal is zero (not connected) or when it is connected and added to the reference voltage.
- 2. VOEL connected to the first low value gate (LV gate).
- 3. VUEL connected to the second low value gate (LV gate).

There are five possible selections for the Stator Current Limiter option:

- VSCL not available or added to the reference voltage: this option can be selected when the VSCL input signal is zero (not connected) or when it is connected and added to the reference voltage.
- 2. VSCL connected to the first high value gate (HV gate).
- 3. VSCL connected to the first low value gate (LV gate).
- 4. VSCL connected to the second high value gate (HV gate).
- 5. VSCL connected to the second low value gate (LV gate).

There are three possible selections for the Power System Stabilizer option:

- 1. Vs not available or added to the reference voltage: this option can be selected when the Vs input signal is zero (not connected) or when it is connected and added to the reference voltage.
- 2. Vs connected to the switch logic (SWLIM).
- 3. Vs connected to the second sum.

### 1.2.2 Exciter tab

The parameters on the Data tab are:

- 1. Rectifier loading factor K<sub>c</sub>: diode bridge loading factor proportional to commutating reactance
- 2. **Demagnetizing factor K**<sub>D</sub>: demagnetizing factor, function of exciter alternator reactances
- 3. Constant K<sub>E</sub>: exciter field proportional constant
- 4. Time constant T<sub>E</sub>: exciter field time constant
- 5. Minimum output limit V<sub>Emin</sub>: minimum exciter output limit
- 6. Maximum field current V<sub>FEmax</sub>: maximum field current limit
- 7. Voltage V<sub>E1</sub>: the exciter voltage point which is near the exciter ceiling voltage
- 8. Voltage  $V_{E2}$ : the exciter voltage point which is near 75% of  $V_{E1}$
- 9. Saturation function output SE\_V<sub>E1</sub>: the exciter saturation function value at V<sub>E1</sub>
- 10. Saturation function output SE\_V<sub>E2</sub>: the exciter saturation function value at V<sub>E2</sub>

The exciter saturation function is defined as

$$S_{F} = A_{FX} e^{B_{EX}E_{FD}}$$
 (1)

which gives the approximation saturation for any  $E_{FD}$  (exciter output voltage). According to [2] (see pages 562 and 563), the coefficients  $A_{EX}$  and  $B_{EX}$  can be found from:

$$A_{EX} = \frac{S_{V_{E2}}^4}{S_{V_{E1}}^3} \tag{2}$$

$$B_{EX} = \frac{4}{V_{E1}} ln \left( \frac{S_{V_{E1}}}{S_{V_{E2}}} \right)$$
 (3)

In the literature [2]  $V_{E1} = V_{E_{max}}$  and  $V_{E2} = V_{E_{0.75max}}$ 

## 2 Initial conditions

The reference voltage VREF can be manually or automatically set by connecting or not connecting the input signal VREF, respectively. When VREF is not connected (the signal is zero), the reference voltage is internally found from the steady-state solution. When VREF is connected, its initial value must match the per unit steady-state voltage of the stator terminal voltage, since otherwise the generator voltage will not start at the actual steady-state.

## 3 References

- [1] "IEEE Recommended Practice for Excitation System Models for Power System Models for Power System Stability Studies," IEEE Standard 421.5-2016.
- [2] P. M. Anderson and A. A. Fouad, "Power system control and stability", second edition, IEEE Press, Wiley Interscience, 2003.